## **Cooling Power Density of SiGe/Si Superlattice Micro Refrigerators**

Gehong Zeng, Xiaofeng Fan, Chris LaBounty, Edward Croke<sup>2</sup>, Yan Zhang<sup>1</sup>, James Christofferson<sup>1</sup>, Daryoosh Vashaee<sup>1</sup>, Ali Shakouri<sup>1\*</sup> and John E. Bowers<sup>\*\*</sup> Department of Electrical and Computer Engineering, University of California, Santa Barbara, CA 93106,<sup>\*\*</sup>bowers@ece.ucsb.edu <sup>1</sup>Baskin School of Engineering, University of California, Santa Cruz, CA 95064, <sup>\*</sup>ali@soe.ucsc.edu <sup>2</sup> HRL Laboratories, LLC, Malibu, California, 90265

# ABSTRACT

Experiments were carried out to determine the cooling power density of SiGe/Si superlattice microcoolers by integrating thin film metal resistor heaters on the cooling surface. By evaluating the maximum cooling of the device under different heat load conditions, the cooling power density was directly measured. Both micro thermocouple probes and the resistance of thin film heaters were used to get an accurate measurement of temperature on top of the device. Superlattice structures were used to enhance the device performance by reducing the thermal conductivity, and by providing selective emission of hot carriers through thermionic emission. Various device sizes were characterized. The maximum cooling and the cooling power density had different dependences on the micro refrigerator size. Net cooling over 4.1 K below ambient and cooling power density of 598 W/cm<sup>2</sup> for  $40 \times 40 \ \mu m^2$  devices were measured at room temperature.

### **INTRODUCTION**

With the rapid development of VLSI technology, heat generation and thermal management are becoming barriers, preventing increased clock speeds and decreased feature sizes. Thermoelectric (TE) coolers based on bulk Bi<sub>2</sub>Te<sub>3</sub> are commonly used for electronic and optoelectronic device cooling, but they cannot be directly integrated with the IC fabrication process. There has been an increasing demand for localized cooling and temperature stabilization of microelectronic and optoelectronic devices. Recently p-type BiTe/SbTe thin film coolers have been utilized demonstrating a high thermoelectric figure-of-merit and cooling power density [1]. Si-based microcoolers are attractive because they have the potential for monolithic integration with Si microelectronics. SiGe is a good thermoelectric material especially for high temperature applications [2,3], and superlattice structures can further enhance the cooler performance by reducing the thermal conductivity between the hot and the cold junctions, and by selective emission of hot carriers above the barrier layers in the thermionic emission process [4-21]. Thin film resisters were integrated with cooler devices and they were used to characterize the cooling performance with a heat load.

### **MATERIAL GROWTH**

The structure of the microcooler sample consisted of a 3  $\mu$ m thick 200 × (5nm Si<sub>0.7</sub>Ge<sub>0.3</sub>/

10nm Si) superlattice grown symmetrically strained on a buffer layer designed so that the inplane lattice constant was approximately that of relaxed Si<sub>0.8</sub>Ge<sub>0.2</sub>. The doping level is  $5 \times 10^{19}$  cm<sup>-3</sup> for both the superlattice and the buffer layer. A 0.5 µm Si<sub>0.9</sub>Ge<sub>0.1</sub> cap layer was grown on the superlattice with the top 0.25 µm doped to  $2 \times 10^{20}$  cm<sup>-3</sup> to reduce the ohmic contact resistance. This Si<sub>0.7</sub>Ge<sub>0.3</sub>/Si superlattice has a valance band offset of about 0.2 eV. Thermionic emission of hot holes over this barrier can produce cooling. In addition, a superlattice structure has many interfaces that increase phonon scattering, and therefore lower thermal conductivity. The samples were grown with a molecular beam epitaxy (MBE) machine on five inch diameter (001)-oriented Si substrates, doped to 0.001 ~ 0.006  $\Omega$ -cm with Boron.

# DEVICE FABRICATION AND MEASUREMENTS

Mesas 0.6  $\mu$ m high were formed using reactive ion etching down to the SiGe/Si superlattice layer. A 100 nm titanium layer was deposited to both form a titanium silicide layer on the Silicon surface and to act as a metal barrier to separate SiGe and Al. Subsequently a 1  $\mu$ m thick aluminum layer was deposited. To facilitate wire bonding, additional metal layers of titanium and gold were used. The device was annealed at 450 °C for 5 seconds.

In order to facilitate the integration of a thin film resistor on top of the device, the top metal contact was extended to the side with a 0.3 micron thick  $SiN_x$  insulating layer underneath. Heat flow from the side contact to the top of the device was taken into account, and a side electrode pad was optimized to get a balance between resistive Joule heating and heat conduction. A thin film metal resister was integrated into the device and used as a heat load for the cooling power density measurement. A scanning electron micrograph (SEM) image of the processed devices is shown in Fig. 1.

Micro refrigerators were tested at room temperature. Device cooling was measured using two micro thermocouples; one thermocouple with ~50 micron bead size was placed on top of the cooler and another one on the substrate far away from the device. Fig. 2 shows the test results for coolers (processed without heater on top) ranging in size from  $40 \times 40$  up to  $100 \times 100 \text{ }\mu\text{m}^2$ . The



Figure 1. Processed SiGe/Si coolers with integrated thin film metal wire resisters.

maximum cooling of 4.1 K was measured for the  $60 \times 60 \ \mu\text{m}^2$  device. The cooling power of the device was measured using the integrated thin film resister, which applied a heat load to the cooler.



**Figure 2.** Cooling measured for 50 ×50  $\mu$ m<sup>2</sup>, 60 × 60  $\mu$ m<sup>2</sup>, 70 × 70 um<sup>2</sup> and 100 × 100  $\mu$ m<sup>2</sup> SiGe/Si coolers.

Figure 3 shows the cooling measured on a  $100 \times 100 \ \mu m^2$  device that incorporated a thin film heater. Due to the extra thermal conduction paths from the top side of the cooler to the substrate, the absolute cooling is reduced from 3.2 K to 2.4 K. A constant electric current was



Figure 3. Cooling comparison of  $100 \times 100 \ \mu\text{m}^2$  coolers with and without thin film resister on the top.

applied through the metal wire to provide a constant thermal load to the cooler while the cooling was measured. The maximum cooling power is defined as the heat load power that makes the device's maximum cooling temperature equal to zero.

The measured cooling power density for the  $40 \times 40 \ \mu\text{m}^2$  device is shown in Fig. 4. The maximum cooling power density for various device sizes is shown in Fig. 5. The largest cooling measured, 598 W/cm<sup>2</sup>, was obtained for the smallest device ( $40 \times 40 \ \mu\text{m}^2$ ).



Figure 4. Measured cooling power density for  $40 \times 40 \ \mu m^2$  SiGe/Si cooler at room temperature.



**Figure 5.** Cooling power density for various cooler sizes and the fitting with  $l/(a A^{1/2} + b)$ , where A is the device area and a and b are constants.



**Figure 6.** Temperature distribution on top of a 40x40 micron square thin film cooler measured using thermoreflectance imaging. The stage temperature is 25C. The applied current is 250mA.

In addition to the micro thermocouple measurements, a thermoreflectance imaging method<sup>22</sup> was used to study the device's thermal distribution. Fig. 6 shows the temperature distribution for a  $40 \times 40 \ \mu\text{m}^2$  device. One can see uniform cooling on top of the micro refrigerator as well as localized heating near the current probe. The top metal contact layer was extended far away to the side in order to eliminate the effect of the current probe heating on the cooler's performance. Fig. 6 also shows how the localized temperature at any specific location on the chip surface can be controlled accurately.

# DISCUSSION

According to conventional bulk thermoelectric cooler models, maximum cooling is determined by the TE figure-of-merit and is independent of the cooler size. However, with device minimization, the cooler's thermal and electrical resistances become very small and non-ideal effects, such as metal-semiconductor contact resistance and heat sink thermal resistance,

must be considered in the device modeling. These non-ideal effects not only reduce the maximum cooling but also make the cooling performance device size dependent. For example, the cooler's thermal resistance is inversely proportional to the cooler's area, while the thermal resistance of the silicon substrate beneath the device is inversely proportional to the square root of the cooler's area. The relationship of the substrate's thermal resistance and the device's area can be expressed as:

$$\mathbf{R}_{\rm sub} = \alpha \pi^{1/2} / 4\beta \mathbf{A}^{1/2} \tag{1}$$

where  $R_{sub}$ ,  $\beta$ , and A are substrate thermal resistance, thermal conductivity of the half space substrate, and device area, respectively. The  $\alpha$  is a coefficient, and a value of about 0.761 was obtained in our cooler simulation and ANSYS model curve fitting [23,24]. The ratio of the cooler's thermal resistance to the substrate's (heat sink) thermal resistance is inversely proportional to the device size. Therefore as the device gets smaller, the substrate becomes closer to an ideal heat sink and the overall micro refrigerator's cooling performance improves. Another difference from conventional bulk TE coolers is that the thin film micro coolers described here are single element devices instead of the p- and n-type array structures. One should consider the heat conduction from the side contact to the cold junction of the device. Since in these structures the side contact scales with the linear dimension of the cooler, larger devices tend to be less affected by the heat conduction from the side. Because of the interplay of the above two nonideal effects, there is an optimal device size for the maximum cooling temperature. This is shown in the measurements in Fig. 2 where 60  $\mu$ m × 60  $\mu$ m devices show the largest cooling.

For the cooling power density measurements, the main limiting factor is the total thermal resistance between the topside of the cooler and the heat sink. Detailed modeling [25] has shown that in the range of our device sizes (2000-10,000 micron square), the cooling power density may be described by the expression  $1/(a A^{1/2} + b)$ , where A is the device area and a and b are constants. The fitting in Fig. 6 matches very well the measurement results for various device sizes and it confirms the better cooling power performance of the smaller refrigerators.

### CONCLUSSION

In summary, with standard IC processing technology, thin film metal wire resisters were integrated with the cooler devices and they were used as controllable electrical thermal loads. Cooling power density of 598 W/cm<sup>2</sup> for 40 × 40  $\mu$ m<sup>2</sup> coolers and cooling up to 4.1 K for 60 × 60  $\mu$ m<sup>2</sup> devices were measured at room temperature. This shows the possibility for integrated and localized cooling of high power electronic and optoelectronic devices with micro thin film refrigerators.

This work was supported by the DARPA HERETIC and the Packard Foundation.

- 1. R. Venkatasubramanian, E. Siivola, T. Colpitts, and B. O'Quinn, Nature **413**, 597-602 (2001).
- 2. H. J. Goldsmit, *Thermoelectric Refrigeration* (Plenum, New York, 1964).
- 3. J. B. Vining, J. Appl. Phys. **69**, 331-341 (1991).
- 4. A. Shakouri and J. E. Bowers, Appl. Phys. Lett., **71**, 1234 (1997).
- 5. A. Shakouri, C. LaBounty, P. Abraham, J. Piprek, and J. E. Bowers, Mater. Res. Soc. Symp. Proc. **545**, 449 (1999).

- 6. A. Shakouri and J. E. Bowers, in The 16th International Conference on Thermoelectrics, Dresden, Germany, 26-29 Aug. 1997, p. 636-40.
- A. Shakonri, C. LaBounty, P. Abraham, J. Piprekt, J. E. Bowers, in The Next Generation Materials for Small-Scale Refrigeration and Power Generation Applications Symposium, Boston, MA, USA 30 Nov.-3 Dec. 1998, p. 449-58.
- 8. G. D. Mahan and L. M. Woods, Physical Review Letters **80**, 4016-19 (1998).
- 9. C. B. Vining and G. D. Mahan, Journal of Applied Physics **86**, 6852-3 (1999).
- 10. L. D. Hicks and M. S. Dresselhaus, Physical Review B (Condensed Matter) **47**, 12727-31 (1993).
- 11. L. D. Hicks, T. C. Harman, and M. S. Dresselhaus, Applied Physics Letters **63**, 3230-2 (1993).
- 12. T. Koga, X. Sun, S. B. Cronin, and M. S. Dresselhaus, Applied Physics Letters **73**, 2950-2 (1998).
- 13. T. Koga, X. Sun, S. B. Cronin, and M. S. Dresselhaus, Applied Physics Letters **75**, 2438-40 (1999).
- 14. T. Koga, S. B. Cronin, M. S. Dresselhaus, J. L. Liu, and K. L. Wang, Applied Physics Letters 77, 1490-2 (2000).
- 15. F. Xiaofeng, Z. Gehong, C. LaBounty, J. E. Bowers, E. Croke, C. C. Ahn, S. Huxtable, A. Majumdar, and A. Shakouri, Applied Physics Letters **78**, 1580-2 (2001).
- F. Xiaofeng, Z. Gehong, E. Croke, G. Robinson, C. LaBounty, A. Shakouri, J. E. Bowers, in The 7th Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems, Las Vegas, NV, USA 23-26 May 2000, p. 304-7.
- 17. Z. Gehong, A. Shakouri, C. L. Bounty, G. Robinson, E. Croke, P. Abraham, F. Xiafeng, H. Reese, and J. E. Bowers, Electronics Letters **35**, 2146-7 (1999).
- 18. H. J. Osten, Journal of Applied Physics 84, 2716-21 (1998).
- B. L. Stein, E. T. Yu, E. T. Croke, A. T. Hunter, T. Laursen, A. E. Bair, J. W. Mayer, and C. C. Ahn, in The 24th Conference on the Physics and Chemistry of Semiconductor Interfaces Research, Triangle Park, NC, USA 12-15 Jan. 1997, p. 1108-11.
- 20. C. LaBounty, A. Shakouri, G. Robinson, P. Abraham, and J. E. Bowers, in The 18th International Conference on Thermoelectrics, Baltimore, MD, USA 29 Aug.-2 Sept. 1999, p. 23-6.
- 21. C. LaBounty, A. Shakouri, and J. E. Bowers, Journal of Applied Physics **89**, 4059-64 (2001).
- J. Christofferson, D. Vashaee, A. Shakouri, P. Melese, F. Xiaofeng, Z. Gehong, C. Labounty, J. E. Bowers, and E. T. Croke, III, in The 17th Annual IEEE Semiconductor Thermal Measurement and Management Symposium, San Jose, CA, USA 20-22 March 2001, p. 58-62.
- 23. L. Coldren and S. Corzine, Diode Lasers and Photonic Integrated Circuits (John Wiley & Sons, Inc., New York, 1995).
- 24. C. LaBounty, Ph. D. Thesis, University of California, Santa Barbara, 2001.
- 25. D. Vashaee, A. Shakouri, C. Labounty, G. Zeng, X. Fan, J. E. Bowers, and E. T. Croke, III, manuscript in preparation.