# Compact Modeling for Silicon Photonic Heterogeneously Integrated Circuits

Zeyu Zhang, Student Member, IEEE, Rui Wu, Student Member, IEEE, Yuyang Wang, Student Member, IEEE, Chong Zhang, Member, IEEE, Eric J. Stanton, Student Member, IEEE, Clint L. Schow, Senior Member, OSA, Kwang-Ting Cheng, Fellow, IEEE, and John E. Bowers, Fellow, IEEE

*Abstract*—Photonic-integrated circuits fabricated on a heterogeneously integrated silicon platform have demonstrated record levels of integration and communication capacity. As photonicintegrated circuits become larger and more complex, designing and analyzing them demand modeling and simulation methodologies employed in matured electronic design automation. In this paper, the development of compact models for the building blocks of a fabricated optical network-on-a-chip is introduced. These models are implemented in both SPICE-compatible electronics design automation tools and dedicated photonic-circuit simulators. Model validation is conducted at both device and link levels, allowing the circuit designer to study the impact of individual device design on the overall link performance, paving the path for model-based design optimization of photonic-integrated circuits.

Index Terms—Electronic and photonic design automation, network-on-a-chip, photonics integrated circuit, silicon photonics.

## I. INTRODUCTION

HE ever-increasing demand for bandwidth in telecommunications is driving the replacement of electronic data transmission with optical data transmission in networks and links exceeding 10-m lengths [1]. Over the last decade, tremendous advances in photonic integration technology have enabled broad development of optical links based on photonic integrated circuits (PICs) for short-reach datacom [2], [3]. Analogous to electronics, the integration density of PICs is growing exponentially over time, with its trend described as a photonic "Moore's Law" [4]. The fast growing complexity of PICs drives the need for photonic design automation tools [5]. A number of system and link level studies for optical interconnects have been reported [6]–[10]. However, due to the analog nature of photonics, it is imperative to perform accurate circuit-level (or equivalently SPICE-level) modeling and simulation of nanophotonic interconnects. Circuit-level compact models of a variety of photonic

Manuscript received February 8, 2017; revised April 23, 2017 and May 15, 2017; accepted May 16, 2017. Date of publication May 18, 2017; date of current version June 19, 2017. This work was supported by DARPA MTO and the American Institute for Manufacturing (AIM) Integrated Photonics sponsored by the Air Force Research Laboratory under Agreement FA8650-15-2-5220. (*Corresponding author: Zeyu Zhang.*)

The authors are with the Department of Electrical & Computer Engineering, University of California Santa Barbara, Santa Barbara, CA 93106 USA (e-mail: z\_zhang@umail.ucsb.edu; wurui90@gmail.com; wangyuyangyuyang@gmail. com; chongzhang1@gmail.com; estanton@ece.ucsb.edu; schow@ece.ucsb. edu; timcheng@ece.ucsb.edu; bowers@ece.ucsb.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JLT.2017.2706721

Chip Edge Coupler (a) (b)  $LD(\lambda_1)$ EAM MUX  $LD(\lambda_2)$ EAM  $LD(\lambda_8)$ FAM Тx Тx ...... Rx Rx PD DeMUX Switch PD Tx Tx : PD (c) Rx Rx Switch LD EAM AWG Tx Tx m III 11 11 Rx Rx 11 11 Bus Тx Тx Waveguide Rx Rx

Fig. 1. (a) The ONoC architecture. (b) Enlargements of a transmitter (Tx) and a receiver (Rx). (c) Micrograph of the fabricated ONoC including 8 transceiver nodes.

devices have been reported, e.g., carrier-injection [11], [12] and carrier-depletion [13] based silicon (Si) microring modulators, Mach-Zehnder modulators [14], vertical cavity surface emitting lasers (VCSELs) [15], etc. However, there is a lack of effort for integrating such models to enable simulation, validation, and optimization of a full optical link.

In this work, an optical network-on-chip (ONoC) fabricated on a heterogeneous Si platform is studied [16], [17]. This technology enables low power consumption as well as integration of many lasers per chip [18]. The ONoC, illustrated in Fig. 1, consists of eight wavelength division multiplexing (WDM) transceiver nodes connected by a reconfigurable ringbus network, with eight high speed transceiver channels in each node. Within one WDM node, on the transmitter end, there are eight single-mode distributed feedback (DFB) lasers, eight highspeed electroabsorption modulators (EAM) and eight monitoring photodetectors (MPD), one for each channel. On the receiver end, there are eight InGaAs/Si PIN photodetectors (PDs), one for each channel. Some of the receivers use semiconductor optical amplifiers (SOAs). Arrayed waveguide gratings (AWGs) are used for signal (de)multiplexing (Mux/DeMux) at the transmitter and receiver ends.

Although each optical link works at different wavelengths, the building blocks share similar designs. Among them, EAM and PD are broadband, while the lasing wavelength of DFB laser can be effectively tuned. Because the crosstalk between channels is below -25 dB, provided by the AWG, the characterization of a

0733-8724 © 2017 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

single wavelength optical link can be used to evaluate the overall network performance.

An accurate circuit-level model is developed for every type of photonic device in the ONoC. These models are expressed in formats that can be handled directly by traditional electronics design automation (EDA) tools (e.g., Cadence Virtuoso [19]) as well as dedicated photonics simulators (e.g., Lumerical IN-TERCONNECT [20] and Synopsys OptSim [21]). The photonic device models are validated in several aspects by experimental data from test structures on the same chip as the ONoC. Using these models, a full optical link is simulated in the mentioned software tools. The results are verified by link measurement data. Such a simulation approach enables electro-optical codesign and optimization of the PICs with electronic interface circuits, which have been separately designed in the past. Additionally, the enrichment of the photonic device library paves the way towards a process design kit (PDK) for our heterogeneously integrated Si photonics platform. The methodology employed in this work allows an EDA-style design process for PICs and electro-optical systems. In Section II, compact modeling, parameter extraction, and validation of each device are presented. Our compact model library is discussed in Section III for simulation and analysis of the ONoC. Conclusions and prospectives are drawn in Section IV.

## II. DEVICE CHARACTERIZATION AND MODEL IMPLEMENTATION

## A. Distributed Feedback Laser

An on-chip laser operating with single wavelength and high wall plug efficiency is crucial for a cost efficient WDM system [1]. The heterogeneously integrated III-V on Si platform has been shown to offer several on-chip single frequency laser solutions with progressively lower threshold and higher direct modulation bandwidth [22]–[24]. The DFB laser design implemented in the ONoC is similar to the one reported in [24].

The carrier and photon density of a diode laser, in both continuous-wave or directly-modulated operation, are governed by the coupled rate equations [25], [26]:

$$\frac{\partial N}{\partial t} = \frac{\eta_i I}{qV} - (BN^2 + CN^3) - gv_g N_p \tag{1a}$$

$$\frac{\partial N_p}{\partial t} = \Gamma g v_g N_p - \Gamma \beta_{\rm sp} B N^2 - \frac{N_p}{\tau_p} \,, \tag{1b}$$

where  $g = g_{0N} \ln(N/N_{tr})$ . The DC electrical characteristics follow the Shockley diode equation:

$$I = I_0 \exp \frac{q(V - IR)}{nkT} \,. \tag{2}$$

A list of laser parameters is shown in Table I. The numerical values are extracted from various sources including laser design parameters, material gain experiments and laser LIV tests. Fig. 2 shows the light-current (LI) and current-voltage (IV) curves of an on-chip DFB laser with a 400- $\mu$ m long cavity, 26- $\mu$ m mesa width, and 1- $\mu$ m Si waveguide. This laser model, described by (1a), (1b), and (2), is expressed in Verilog-A. Expressing them in a standard hardware description language for

TABLE I DFB Laser Parameter List

| Parameter                        | Symbol              | Value                  | Unit               |
|----------------------------------|---------------------|------------------------|--------------------|
| Current injection efficiency     | $\eta_{\mathrm{i}}$ | 0.5                    |                    |
| Electron charge                  | q                   | $1.6 \times 10^{-19}$  | C                  |
| Active region volume             | V                   | $3.36 \times 10^{-11}$ | cm <sup>3</sup>    |
| Radiative recombination factor   | В                   | $4.29 \times 10^{-10}$ | cm <sup>3</sup> /s |
| Auger recombination factor       | C                   | $3.5 \times 10^{-30}$  | cm <sup>6</sup> /s |
| Gain coefficient                 | $g_{0\mathrm{N}}$   | 1960                   | $cm^{-1}$          |
| Transparent carrier density      | $N_{\rm tr}$        | $1.08\times10^{18}$    | cm <sup>-3</sup>   |
| Group velocity                   | $v_{\rm g}$         | $7.5 \times 10^9$      | cm/s               |
| Active region confinement factor | Г                   | 0.056                  |                    |
| Spontaneous emission factor      | $\beta_{\rm sp}$    | $1 \times 10^{-4}$     |                    |
| Photon lifetime                  | $	au_{ m p}$        | $4.98 \times 10^{-12}$ | s                  |
| Reverse saturation current       | $I_0$               | $8.05 \times 10^{-11}$ | A                  |
| Series resistance                | R                   | 5.77                   | Ω                  |
| Ideality factor                  | n                   | 2                      |                    |



Fig. 2. Measured and simulated LI and IV curves of the DFB laser (light output is from one facet).

traditional EDA tool allows co-simulation of active photonics devices jointly with their driving circuitry. The same set of laser parameters are also passed as inputs to the built-in laser models in specialized photonic circuit simulators such as Lumerical INTERCONNECT and Synopsys OptSim. Having device models in the photonic circuit simulators helps to accommodate the need for an accurate description of both active and passive components in an optical link. The simulated directly modulated laser (DML) eye diagrams matches the measured eyes in terms of modulation depth as well as overall eye shapes (Fig. 3). The agreement across different platforms supports the conclusion that the laser parameter extraction techniques are robust since the laser rate equation model is implemented differently in each software. Equipped with these laser parameters, circuit designers can accurately simulate the static and dynamic behaviors of these DFB lasers.

## B. Electro-Absorption Modulator

A lumped EAM, relying on a strong quantum-confined stark effect (QCSE), has the advantages of small footprint and low energy consumption compared to traveling wave EAMs as well as Mach-Zehnder modulators (MZMs). Lumped EAM design on the heterogeneous Si platform has demonstrated significant



Fig. 3. The eye diagrams of the 12.5 Gbps directly modulated DFB laser [24]. (a) Measurement. (b) Simulation in Cadence Virtuoso. (c) Simulation in Synopsys OptSim. (d) Simulation in Lumerical INTERCONNECT. The modulation depth is 3 dB in all four eye diagrams. In both the experiment and simulation setups, the laser is biased at 2.14 V and driven by a pseudorandom binary sequence (PRBS) signal with 0.75 Vpp. Higher speed were required, so direct modulation was not used in this ONOC. The eyes share the same axes.

improvement in modulation bandwidth from 10 GHz to 30 GHz [27], [28]. The 3-dB bandwidth of the integrated DFB-EAM transmitters on Si fabricated by quantum well intermixing has achieved 2 GHz [23]. Due to separate optimization of active regions, the transmitter end of our PIC can operate at a much higher speed. The EAM design implemented here is similar to the one described in [28]. The device is  $100-\mu m$  long and has 12 quantum wells centered at 1485 nm [16].

For DC optical transmission characteristics of the EAM, the dependence on bias voltage can be described by a logistic equation:

$$T_{\text{opt}}(V_j) = L\left(\frac{1-b}{1+\exp(-k(V_j-V_0))}+b\right),$$
 (3)

where  $V_j$  is the voltage on the PIN junction; L is the insertion loss;  $V_0$  is the transition voltage; b is the residual optical transmission at a large bias voltage. Fig. 4(a) shows a close fit between measurements and the proposed model. Similar curves are observed from 1550 nm to 1580 nm, reflecting a wide optical bandwidth. By applying a bias around  $V_0$  and a modulation driving signal, the EAM can perform on-off keying (OOK) modulation of the optical signal. The EAM in our PIC achieves a bias voltage lower than 2 V. This is more energy efficient than previously reported bias voltage of 3.5 V in [28].

The electrical characteristics of the EAM can be described by the equivalent quasi-static circuit model as shown in Fig. 4(b), where  $C_p$  is the parasitic capacitance introduced from the metal pads,  $R_{\rm sm}$  the device series resistance,  $L_m$  the device series inductance,  $C_{\rm im}$  the junction capacitance,  $V_j$  the junction voltage that determines the optical absorption and transmission in (3),  $I_p$  the photocurrent generated by the absorbed optical power and fed back into the electrical circuit, and  $R_p = dV_j/dI_p$  the equivalent resistance of the photocurrent source [29], [30]. The circuit parameters can be extracted from static and high-speed



Fig. 4. (a) EAM transmission characteristics plotted as a function of bias voltage. (b) Quasi static circuit model for EAM. (c) The real part of the EAM load impedance as function of modulation frequency. (d)  $S_{21}$  (EO) response of EAM.

| TABLE II           |  |  |  |
|--------------------|--|--|--|
| EAM PARAMETER LIST |  |  |  |

| Symbol       | <b>Extraction Source</b>      | Absolute Value        | Unit     |
|--------------|-------------------------------|-----------------------|----------|
| L            | Transmission-voltage          | 30                    | dB       |
|              | relationship at DC            | 50                    |          |
| b            | Transmission-voltage          | $2.54 \times 10^{-2}$ |          |
|              | relationship at DC            | 2.04 × 10             |          |
| k            | Transmission-voltage          | 2.63                  | $V^{-1}$ |
|              | relationship at DC            | 2.05                  | •        |
| $V_{0}$      | Transmission-voltage          | -1 41                 | v        |
| ¥0           | relationship at DC            | 1.71                  |          |
| $C_{\rm p}$  | Metal pad test structure      | 15                    | fF       |
| Ср           | F                             |                       |          |
| $R_{\rm sm}$ | $Z_{\rm L}$ at high frequency | 17                    | Ω        |
|              | under forward bias            |                       |          |
| $L_{\rm m}$  | $Z_{\rm L}$ at high frequency | 21                    | рН       |
|              | under forward bias            | 21                    |          |
| $C_{\rm im}$ | $Z_{\rm L}$ at high frequency | 71                    | fF       |
|              | under reverse bias            |                       |          |
| $R_{\rm p}$  | Slope of IV curve under       | 27.5                  | kΩ       |
|              | reverse bias                  | 21.5                  |          |

measurements under different bias conditions. A lightwave component analyzer (LCA) is used for collecting the high-speed scattering parameters. The extracted values of a 150- $\mu$ m long device are shown in Table II.

The AC current in the junction is composed of the displacement current, related to the junction capacitance  $C_{im}$  and the AC photocurrent, generated from optical absorption [30]. At very low modulation frequency and under high optical power, the EAM behaves principally as a PD, which sources current. Such behavior manifests as a negative real impedance. At a higher frequency  $(1/\omega C_m \ll R_p)$ , almost all the AC current passes through the junction capacitance  $C_{\rm im}$ , making the EAM appear as a voltage-controlled device whose impedance has a positive real component. The EAM impedance as a function of frequency is shown in Fig. 4(c).

Since displacement current dominates the AC current at moderately high frequency, the transit time effect, which only affects the AC photocurrent, will have little impact on the microwave property of the EAM. As a result, the EAM performance is mainly RC-limited and the extracted electrical parameters can be used to predict the electro-optical response ( $S_{21}$ ) of the EAM, as shown in Fig. 4(d). The 3-dB modulation bandwidth of this EAM is estimated to be 30 GHz.

The EAM compact model is constructed by implementing both the equivalent circuit and the optical transmission characteristics. When a modulating voltage is applied to the EAM, it is first filtered by the circuit network. The resulting voltage across the junction is then used in (3) to calculate the optical transmission  $T_{opt}(V_j)$ . The validity of this model is supported by the close agreement between the measured and modeled curves in Fig. 4.

#### C. Waveguide

Single mode Si waveguides are used throughout the PIC to guide the light. The following equation is used to model the loss along the waveguide with a length *L*:

$$P_{\rm out} = P_{\rm in} \, e^{-\alpha L} \,, \tag{4}$$

where  $\alpha$  is the waveguide propagation loss coefficient, which is estimated to be  $\sim 1$  dB/cm in this work.

## D. Arrayed Waveguide Grating

In this WDM system, (de)multiplexing light from multiple channels is accomplished with AWGs. These devices rely on an array of spatially seperated waveguides to disperse or combine different spectral channels [31]. The modeled spectrum of an AWG is shown in Fig. 5(a), where different colors represent each of the channel. The shapes of the transmission spectra indicate that each channel of the AWG functions as an optical bandpass filter. Consequently, the AWG will reduce the amplitude of the high speed optical signal due to this spectral filtering effect [32]. To illustrate this, the optical spectrum of a commercial band pass filter is plotted in Fig. 6(a), where  $f_c$  is the central carrier frequency and  $f_m$  is the modulation frequency. When the optical carrier is modulated by a sine-wave, two sidebands located at  $f_c \pm f_m$  appear. The sidebands will be suppressed due to the band pass filter of the transmission spectrum. The small signal optical-to-optical (O-O) response of the filter can be calculated as  $T(f_c + f_m)/T(f_c)$ , where T(f) is the optical power transmission at frequency f. In Fig. 6(b), the calculated frequency response is shown using this approach, which agrees well with the frequency response data obtained with an LCA.



Fig. 5. (a) Theoretical optical spectrum of an AWG. (b) Measured single channel optical spectrum of an AWG. (c) The calculated frequency response using the AWG optical spectrum, with an approximation by a low pass filter (green line).



Fig. 6. (a) Measured optical spectrum of a commercial bandpass filter (BPF); (b) Measured and calculated small signal responses of the BPF.

In this experiment, the small signal response of the AWGs cannot be reliable measured by the LCA due to the large fiberchip coupling loss (~8 dB per facet). The O-O response is therefore extracted using an optical spectrum analyzer (OSA) which offers better sensitivity with no bandwidth limitation [33]. Because each measured AWG channel spectrum is slightly asymmetric as shown in Fig. 5(b), the average of both sides is used to calculate the small signal response. The AWG small signal response is well approximated by a two-pole low pass filter (LPF)

$$H(f) = \frac{1}{(1 + i f/f_{\rm LPF})^2},$$
(5)

up to 45 GHz as shown in Fig. 5(c). Based on (5), the AWG dynamic model is implemented in Verilog-A using integral operators. During experiment, a transceiver channel is characterized



Fig. 7. (a) Magnitude of PD S<sub>12</sub> (OE) response as a function of frequency. (b) Quasi static circuit model for PD. (c)(d) The real and imaginary part of the PD load impedance as functions of frequency. For this PD,  $R_p = 10 \text{ k}\Omega$ ,  $C_D = 38 \text{ fF}$ ,  $R_{\rm sm} = 30 \Omega$ .

without activating other channels. To match the experimental setup, the AWG channel crosstalk is not included in the Verilog-A model. A more complete AWG model [34] implemented as a scattering matrix in photonics simulator will be adopted in future work to account for channel crosstalk as well as phase and amplitude errors.

#### E. PIN Photodetector

Waveguide photodiodes can achieve simultaneously high quantum efficiency and high speed [35]. On the heterogeneously integrated platform, PDs have seen a steady improvement in performance [36]. PIN type InGaAs PDs are designed and fabricated as receivers in our PIC. Responsivity  $(R_{sp})$  over 1.1 A/W is observed among PD test structures. The electrical characteristics of the PD can be modeled by the quasi-static equivalent circuit illustrated in Fig. 7(b). The current source represents the photocurrent  $(I_p = R_{sp}P_O + I_{dark})$  generated by the input optical power  $P_O$  and the dark current  $I_{dark}$ . Under reverse bias, the diode has a capacitance  $C_D$  and series resistance  $R_{\rm sm}$ . The circuit is similar to that of the EAM. For this reason, the circuit parameters are extracted in the same way as for the EAM. Unlike the EAM, the AC photocurrent in the PD is the only source for both displacement current and output signal, so the PD bandwidth is subject to the transit time limitation [30]. However, the transit time limit for our waveguide photodiode with a 400-nm thick intrinsic region is above 75 GHz [35]. As a result, the bandwidth of the PD is RC-limited. The PD compact model is constructed by implementing the equivalent electric circuit as well as the light-current relationship. The accuracy of the model is again verified by the close agreement between



Fig. 8. Schematic view of the transceiver link in Virtuoso. The 50  $\Omega$  resistors in the EAM driver and after PD represent the internal resistance of the pattern generator and the oscilloscope.

the measured and calculated load impedance and  $S_{12}$  responses shown in Fig. 7.

## **III. SIMULATION AND ANALYSIS**

Based on the individually validated device models above, the overall transceiver link performance can be simulated. The speed and energy consumption of the transceiver link will be evaluated. Also, two cases of using our models and simulation framework for design space exploration are presented, namely, optimizing PD design and EAM driving voltage to demonstrate the application and capability of our models.

## A. Full Link Simulation and Analysis

An end-to-end single channel transceiver link is simulated based on our compact device models. Fig. 8 demonstrates the schematic view in Virtuoso environment, which follows the measurement setup. The EAM is driven by a random bit sequence source swinging between -1 V and -2 V. The PD is biased at -3 V. The broadband switches have a wavelength operation range from 1550 nm to 1570 nm (2.5 THz). For this reason, an insertion loss is introduced for the switch without imposing any bandwidth limitation on the link.

First, the dynamic performance of the full transceiver link is studied. The frequency response of the link can be obtained by multiplying the individual frequency responses of the bandwidth limiting components, namely the EAM, the PD and the AWGs. In Fig. 9, the simulated frequency response reasonably captures the link behavior indicated by the measurement data. Next, transient simulations are performed to obtain the eye diagrams of the received signal. In the experiment reported in [16], the data transmission test was applied with a 40 Gbps pattern generator and  $2^7 - 1$  bits PRBS signal, which is reproduced in our simulation setup. The simulated eye diagram in Fig. 10(c) is in reasonable agreements with the measurement, shown in Fig. 10(a). The quantified eye characteristics are summarized in Table III. The discrepancies between the simulated eye and the measured eye can be explained by the additional noise introduced by the electronic components in the measurement setup. These electronic components such as function generator, transimpedance amplifier as well as coaxial cables and connectors are not included in the simulation.



Fig. 9. Simulated and measured frequency responses of the single channel transceiver link. The pink line represents the predicted frequency response of the transceiver link integrated with broadband AWGs.



Fig. 10. (a) Measured eye diagram of the single transceiver link at 40 Gbps. (b) Noise-free full link eye diagram from Cadence Virtuoso simulation at 40 Gbps. (c) Full link eye diagram from Lumerical INTERCONNECT at 40 Gbps. The power spectral density (PSD) of the noise source at the laser and modulator are set to  $1 \times 10^{-17}$  W/Hz. The PD thermal noise variance is  $3.328 \times 10^{-22}$  Å<sup>2</sup>/Hz. (d) Simulated noise-free transceiver link eye diagram at 60 Gbps in INTERCONNECT with the AWGs removed. The software-calculated extinction ratio is the same as the noise-free eye diagram with AWGs at 40 Gbps.

TABLE III EYE DIAGRAM CHARACTERISTICS

| Data source               | Eye width Rise tim |           | e Fall time |  |
|---------------------------|--------------------|-----------|-------------|--|
| Dutu source               | (ps)               | (ps)      | (ps)        |  |
| Measurement in Fig. 10(a) | $\sim \! 10$       | $\sim 11$ | $\sim 11.5$ |  |
| Simulation in Fig. 10(c)  | 10.1               | 10.8      | 11.2        |  |

If the ONoC is integrated with its driver electronics, the nominal resistance can be customized to be smaller than 50  $\Omega$ . In this case, the RC-limited bandwidth of EAM and PD will be improved, leaving the AWGs as the major bandwidth-limiting components. For this reason, the impact of the spectral filtering effect, introduced by the AWG transmission spectrum, on the overall speed of the transceiver link needs to be investigated. This is accomplished by removing the AWGs from the transceiver link in the simulation. The data rate is then gradually

TABLE IV PD Design Space and Simulated OMA

| PD # | Width | Length | Resp. | Cap. | Res.       | BW    | OMA  |
|------|-------|--------|-------|------|------------|-------|------|
|      | (µm)  | (µm)   | (A/W) | (fF) | $(\Omega)$ | (GHz) | (µA) |
| 1    | 4     | 30     | 0.45  | 38.9 | 38.9       | 46.0  | 29.3 |
| 2    | 2     | 50     | 0.48  | 38.6 | 52.0       | 40.4  | 30.6 |
| 3    | 2     | 75     | 0.56  | 54.8 | 36.0       | 33.8  | 34.4 |
| 4    | 2     | 100    | 0.66  | 71.5 | 29.4       | 28.0  | 38.3 |

increased so that the software-calculated extinction ratio is the same as in a simulated full transceiver link. The extinction ratio is chosen as the figure of merit because it directly reflects the eye openness. Based on this procedure, the transceiver having sufficiently broadband AWGs is predicted to have the same eye openness at 60 Gbps, shown in Fig. 10(d), as the simulated eye with AWGs at 40 Gbps, shown in Fig. 10(b). Such improvement in the AWG performance will scale the transmission capability of the ONoC up to 3.84 Tbps.

The energy consumption of the transceiver link is calculated by adding up the power usage of individual active components. DC power is found by calculating the product of the bias voltage and bias current. The DFB laser and PD consume DC power only while the EAM consumes AC as well as DC power. The energy E dissipated in a EAM in one bit cycle is expressed as:

$$E = CV_{\rm PP}^2/4 + I_{\rm avg}V_{\rm bias}/B\,,\tag{6}$$

where *C* is the junction capacitance;  $V_{PP}$  is the peak-to-peak voltage swing; and *B* is the bit rate. For the EAM, *C* is ~70 fF and the voltage swing is 1 V. The first and second summands in (6) correspond to the AC and DC power, respectively. For this EAM modulated at 40 Gbps, the AC power is 18 fJ/bit. The power consumption of the entire transceiver link is 678 fJ/bit, 90% of which is from the on-chip laser. To make the ONoC competitive as an off-chip interconnect, it is necessary to reduce the photonic device energy further to the order of tens of femto-joules per bit [1], [37]. Such a tight power budget for an on-chip transmitter calls for a different type of laser with lower threshold while still being temperature and surface-recombination insensitive when the device is made sufficiently small. Quantum dot lasers grown or bonded on Si have shown promising results in each aspect [38], [39].

## B. Design Space Exploration of PD Design

The modeled photonic chip includes a large variety of PD test structures with different device lengths and widths, only a subset of which is used in the fabricated full transceiver links. Table IV shows the key parameters of several PD designs, where the PD #1 is used in the full transceiver link in Section III-A. The bandwidth (BW) is calculated by  $(R + 50 \Omega) \cdot C$ , considering a 50- $\Omega$  receiver. The optical modulation amplitude (OMA) is calculated by  $I_1 - I_0$ , where  $I_1$  and  $I_0$  are current for detected 1 and 0 levels of the eye diagrams in link simulation. Device parameters are extracted at -3-V bias.

Due to the nature of the waveguide photodiode design, the responsivity increases while the bandwidth decreases with the device length. From Table IV, the PD #2–4 have a higher



Fig. 11. The OMA and modulation energy consumption with respect to different EAM driving voltage. The black circles indicate the operating points of the EAMs in our ONoC.

responsivity but a lower bandwidth than the PD #1. Therefore, it is possible to replace the PD #1 with each of PD #2–4 to trade bandwidth for responsivity to obtain a higher optical modulation amplitude. Then PD #1 is swapped with each of PD #2–4 in the full link simulation to get the corresponding link eye diagram at 40 Gbps. From these eye diagrams, the OMA values are extracted as shown in the last column in Table IV. The simulation results show that PD #4 leads to the highest OMA mainly because of its high responsivity. A higher OMA will result in a better signal to noise ratio (SNR) and, in turn, a lower bit error rate (BER). This study of PD designs demonstrates that, with these models, the designers can now explore photonic device designs for system optimization.

#### C. Optimization of the EAM Driving Voltage

In the preceding link simulations, the driving voltage for EAM is set at 1  $V_{pp}$ , which saves energy but compromises the OMA. Such phenomenon can be seen from the EAM transmission versus voltage curve in Fig. 4(a), where 1  $V_{pp}$  swing is not enough to reach the maximum and minimum of optical transmission. The EAM driving voltage swing is then increased, and the eyediagrams are re-simulated at 40 Gbps. The extracted OMA and modulation energy consumption are plotted in Fig. 11. Other device parameters and driving conditions are the same as those in Section III-A. The simulation results show that the OMA could be enhanced by increasing the EAM driving voltage swing at the cost of consuming greater transmitter power. A higher OMA reduces the requirement for the receiver sensitivity, which in turn reduce the receiver's power consumption [40]. Therefore, with these photonic models and simulation methodology, the transmitter and receiver could be co-optimized for minimizing the overall power consumption while meeting the transmission quality requirement.

## IV. CONCLUSION

Accurate circuit-level models for Si photonic devices are developed based on their electrical and optical properties. These models have been validated in multiple aspects based on the data from fabricated devices. The models are described in standard hardware description language suitable for SPICE compatible simulators as well as in commercial photonic circuit simulators. In both cases, the simulation results of the full optical transceiver link has demonstrated reasonable agreement with the measurements. These simulation results provides insights to the link's overall performance in terms of both speed and energy efficiency. Most importantly, the models assist and guide future PIC design through design space exploration and optimization. Ultimately, this model and simulation methodology enables electro-optical co-simulation, allowing designers to co-optimize photonic devices with electronic circuits seamlessly.

#### ACKNOWLEDGMENT

The authors would like to thank N. Dagli, P. Pintus, and S. Zhang for useful discussions. The views and conclusions contained herein are those of the authors and should not be interpreted as necessarily representing the official policies or endorsements, either expressed or implied, of Air Force Research Laboratory or the U.S. Government.

#### REFERENCES

- M. J. Heck *et al.*, "Hybrid silicon photonics for optical interconnects," *IEEE J. Sel. Topics Quantum Electron.*, vol. 17, no. 2, pp. 333–346, Mar./Apr. 2011.
- [2] R. G. Beausoleil, "Large-scale integrated photonics for high-performance interconnects," *J. Emerg. Technol. Comput. Syst.*, vol. 7, no. 2, pp. 6-1– 6-54, Jul. 2011. [Online]. Available: http://doi.acm.org/10.1145/1970406. 1970408
- [3] R. Nagarajan *et al.*, "Large-scale photonic integrated circuits for long-haul transmission and switching," *J. Opt. Netw.*, vol. 6, no. 2, pp. 102–111, 2007.
- [4] D. Liang and J. Bowers, "Photonic integration: Si or inp substrates?" *Electron. Lett.*, vol. 45, no. 12, pp. 578–581, Jun. 2009.
- [5] L. Chrostowski *et al.*, "Design methodologies for silicon photonic integrated circuits," *Proc. SPIE*, vol. 8989, 2014, Art. no. 89890G.
- [6] L. H. Duong *et al.*, "Coherent crosstalk noise analyses in ring-based optical interconnects," in *Proc. 2015 Design*, *Autom. Test Eur. Conf. Exhib.*, 2015, pp. 501–506.
- [7] H. Li, A. Fourmigue, S. Le Beux, X. Letartre, I. O'Connor, and G. Nicolescu, "Thermal aware design method for vcsel-based on-chip optical interconnect," in *Proc. 2015 Design, Autom. Test Eur. Conf. Exhib.*, 2015, pp. 1120–1125.
- [8] R. Wu et al., "Variation-aware adaptive tuning for nanophotonic interconnects," in Proc. IEEE/ACM Int. Conf. Comput.-Aided Design, 2015, pp. 487–493.
- [9] M. Georgas, J. Leu, B. Moss, C. Sun, and V. Stojanović, "Addressing link-level design tradeoffs for integrated photonic interconnects," in *Proc.* 2011 IEEE Custom Integr. Circuits Conf., 2011, pp. 1–8.
- [10] P. Pintus, F. Gambini, S. Faralli, F. Di Pasquale, I. Cerutti, and N. Andriolli, "Ring versus bus: A theoretical and experimental comparison of photonic integrated noc," *J. Lightw. Technol.*, vol. 33, no. 23, pp. 4870–4877, Dec. 2015.
- [11] R. Wu, C.-H. Chen, J.-M. Fedeli, M. Fournier, K.-T. Cheng, and R. G. Beausoleil, "Compact models for carrier-injection silicon microring modulators," *Opt. Exp.*, vol. 23, no. 12, pp. 15545–15554, 2015.
- [12] R. Wu *et al.*, "Large-signal model for small-size high-speed carrierinjection silicon microring modulator," in *Proc. Integr. Photon. Res., Silicon Nanophoton.*, 2016, Paper IW1B–4.
- [13] J. Rhim, Y. Ban, B.-M. Yu, J.-M. Lee, and W.-Y. Choi, "Verilog-a behavioral model for resonance-modulated silicon micro-ring modulator," *Opt. Exp.*, vol. 23, no. 7, pp. 8762–8772, 2015.
- [14] K. Zhu, V. Saxena, and W. Kuang, "Compact verilog-a modeling of silicon traveling-wave modulator for hybrid cmos photonic circuit design," in *Proc. 2014 IEEE 57th Int. Midwest Symp. Circuits Syst.*, 2014, pp. 615– 618.

- [15] B. Wang, W. V. Sorin, S. Palermo, and M. R. Tan, "Comprehensive vertical-cavity surface-emitting laser model for optical interconnect transceiver circuit design," *Opt. Eng.*, vol. 55, no. 12, pp. 126103–126103, 2016.
- [16] C. Zhang, S. Zhang, J. D. Peters, and J. E. Bowers, "8 × 8 × 40 gbps fully integrated silicon photonic network on chip," *Optica*, vol. 3, no. 7, pp. 785–786, 2016.
- [17] C. Zhang, S. Zhang, J. Peters, and J. E. Bowers, "2.56 tbps (8 × 8 × 40 gbps) fully-integrated silicon photonic interconnection circuit," in *Proc. Conf. Lasers Electro-Optics*, 2016, Paper JTh4C–4.
- [18] T. Komljenovic *et al.*, "Heterogeneous silicon photonic integrated circuits," *J. Lightw. Technol.*, vol. 34, no. 1, pp. 20–35, Jan. 2016.
- [19] "Cadence virtuoso," [Online]. Available: https://www.cadence.com/ content/cadence-www/global/en\_US/home/tools/custom-ic-analog-rf-de sign/circuit-design/virtuoso-analog-design-environment.html. Accessed on: Jan. 31, 2017.
- [20] "Lumerical interconnect," [Online]. Available: https://www.lumerical. com/tcad-products/interconnect/. Accessed on: Jan. 31, 2017.
- [21] "Synopsys optsim," [Online]. Available: https://optics.synopsys.com/ rsoft/rsoft-system-network-optsim.html. Accessed on: Jan. 31, 2017.
- [22] A. W. Fang *et al.*, "Single-wavelength silicon evanescent lasers," *IEEE J. Sel. Topics Quantum Electron*, vol. 15, no. 3, pp. 535–544, May/Jun. 2009.
- [23] S. R. Jain, Y. Tang, H.-W. Chen, M. N. Sysak, and J. E. Bowers, "Integrated hybrid silicon transmitters," *J. Lightw. Technol.*, vol. 30, no. 5, pp. 671– 678, Mar. 2012.
- [24] C. Zhang, S. Srinivasan, Y. Tang, M. J. Heck, M. L. Davenport, and J. E. Bowers, "Low threshold and high speed short cavity distributed feedback hybrid silicon lasers," *Opt. Exp.*, vol. 22, no. 9, pp. 10 202–10 209, 2014.
- [25] G. P. Agrawal and N. K. Dutta, *Semiconductor Lasers*. New York, NY, USA: Springer, 2013.
- [26] L. A. Coldren, S. W. Corzine, and M. L. Mashanovitch, *Diode Lasers and Photonic Integrated Circuits*, vol. 218. New York, NY, USA: Wiley, 2012.
- [27] Y.-h. Kuo, H.-W. Chen, and J. E. Bowers, "High speed hybrid silicon evanescent electroabsorption modulator," *Opt. Exp.*, vol. 16, no. 13, pp. 9936–9941, 2008.
- [28] Y. Tang, J. D. Peters, and J. E. Bowers, "Energy-efficient hybrid silicon electroabsorption modulator for 40-gb/s 1-v uncooled operation," *IEEE Photon. Technol. Lett.*, vol. 24, no. 19, pp. 1689–1692, Oct. 2012.

- [29] Y. Tang, "Study on electroabsorption modulators and grating couplers for optical interconnects," Ph.D. dissertation, Univ. California Santa Barbara, Santa Barbara, CA, USA, 2010.
- [30] G. Li, C. Sun, S. Pappert, W. Chen, and P. Yu, "Ultrahigh-speed travelingwave electroabsorption modulator-design and analysis," *IEEE Trans. Microw. Theory*, vol. 47, no. 7, pp. 1177–1183, Jul. 1999.
- [31] M. K. Smit and C. Van Dam, "Phasar-based wdm-devices: Principles, design and applications," *IEEE J. Sel. Top. Quantum Electron.*, vol. 2, no. 2, pp. 236–250, Jun. 1996.
- [32] M. A. Seyedi *et al.*, "Crosstalk analysis of ring resonator switches for all-optical routing," *Opt. Exp.*, vol. 24, no. 11, pp. 11668–11676, 2016.
- [33] X. Chen *et al.*, "Characterization of electro-optic bandwidth of ultrahigh speed modulators," in *Proc. Opt. Fiber Commun. Conf.*, 2017, Paper Tu2H–7.
- [34] E. Stanton, A. Spott, M. Davenport, N. Volet, and J. Bowers, "Low-loss arrayed waveguide grating at 760 nm," *Opt. Lett.*, vol. 41, no. 8, pp. 1785– 1788, 2016.
- [35] J. Bowers and C. Burrus, "Ultrawide-band long-wavelength pin photodetectors," J. Lightw. Technol., vol. 5, no. 10, pp. 1339–1350, Oct. 1987.
- [36] H.-H. Chang, Y.-h. Kuo, R. Jones, A. Barkai, and J. E. Bowers, "Integrated hybrid silicon triplexer," *Opt. Exp.*, vol. 18, no. 23, pp. 23891–23899, 2010.
- [37] D. Miller, "Device requirements for optical interconnects to cmos silicon chips," in *Proc. Photon. Switch.*, 2010, Paper PMB3.
- [38] A. Y. Liu, S. Srinivasan, J. Norman, A. C. Gossard, and J. E. Bowers, "Quantum dot lasers for silicon photonics [invited]," *Photon. Res.*, vol. 3, no. 5, pp. B1–B9, 2015.
- [39] A. Y. Liu et al., "High performance continuous wave 1.3 μm quantum dot lasers on silicon," Appl. Phys. Lett., vol. 104, no. 4, 2014, Art. no. 041104.
- [40] C. Li et al., "A ring-resonator-based silicon photonics transceiver with bias-based wavelength stabilization and adaptive-power-sensitivity receiver," in Proc. 2013 IEEE Int. Solid-State Circuits Conf. Digest Tech. Papers, 2013, pp. 124–125.
- [41] W. Kobayashi *et al.*, "50-gb/s direct modulation of a 1.3-μm ingaalasbased DFB laser with a ridge waveguide structure," *IEEE J. Sel. Top. Quantum Electron.*, vol. 19, no. 4 Jul./Aug. 2013, Art. no. 1500908.

Authors' biographies not available at the time of publication.